#### **MOSEL VITELIC**

### V52C8128 MULTIPORT VIDEO RAM WITH 128K X 8 DRAM AND 256 X 8 SAM

| HIGH PERFORMANCE V52C8128                           | 70     | 80     | 10     |
|-----------------------------------------------------|--------|--------|--------|
| Max. RAS Access Time, (t <sub>RAC</sub> )           | 70 ns  | 80 ns  | 100 ns |
| Max. CAS Access Time, (t <sub>CAC</sub> )           | 20 ns  | 25 ns  | 25 ns  |
| Max. Column Address Access Time, (t <sub>AA</sub> ) | 35 ns  | 40 ns  | 50 ns  |
| Min. Fast Page Mode Cycle Time, (t <sub>PC</sub> )  | 45 ns  | 50 ns  | 55 ns  |
| Min. Read/Write Cycle Time, (t <sub>RC</sub> )      | 140 ns | 150 ns | 180 ns |
| Max. Serial Access Time, (t <sub>SCA</sub> )        | 25 ns  | 25 ns  | 25 ns  |
| Min. Serial Port Cycle Time, (t <sub>SCC</sub> )    | 30 ns  | 30 ns  | 30 ns  |

#### Features

- Organization
  - RAM Port: 131,072 words x 8 bits
  - . SAM Port: 256 words x 8 bits
- RAM Port
  - Fast Page Mode, Read-Modify-Write, Write-Per-Bit
  - · Block Write/Flash Write
  - · Color Register Load/Read
  - 512 Refresh Cycles/8 ms
  - CAS-before-RAS Refresh, Hidden Refresh, RAS-only Refresh
- SAM Port
  - · High Speed Serial Read/Write Capability
  - 256 Tap Locations
  - · Fully Static Register
- RAM-SAM Bidirectional Transfer
  - · Read/Write/Pseudo Write Transfer
  - Real Time Read Transfer
  - Split Read/Write Transfer
- Low Power Dissipation
  - · RAM Port Operating Alone 90 mA
  - SAM Port Operating Alone 50 mA
- Low CMOS Standby Current 7 mA
- Package
  - 40 pin 400 mil SOJ
  - 40 pin 475 mil ZIP

### Description

The V52C8128 VRAM is equipped with a 131,072-words by 8-bits dynamic random access memory (RAM) port and a 256-words by 8-bits static serial access memory (SAM) port. The V52C8128 supports three types of operations: random access to and from the RAM port, high speed serial access to and from the SAM port, and bidirectional transfer of data between any selected row in the RAM port and the SAM port. The RAM port and the SAM port can be accessed independently except when data is being transferred between them internally.

In addition to the conventional multiport video RAM operating modes, the V52C8128 features the block write and flash write functions on the RAM port and a split register data transfer capability on the SAM port.

The V52C8128 is fabricated in CMOS silicon gate process as well as advanced circuit designs to provide low power dissipation and wide operating margins.

### Device Usage Chart

| Operating<br>Temperature | Package | Outline | Acce | ss Tim | e (ns) | Power | Temperature |
|--------------------------|---------|---------|------|--------|--------|-------|-------------|
| Range                    | К       | z       | 70   | 80     | 100    | Std   | Mark        |
| 0°C-70°C                 | •       | •       |      | •      | •      | •     | Blank       |

### **MOSEL VITELIC**

V52C8128

|             |      | ,         |
|-------------|------|-----------|
| Description | Pkg. | Pin Count |
| SOJ         | К    | 40        |
| ZIP         | Z    | 40        |

### 40 Lead Pin Configuration



### K - SOJ

|        |      |         | 1 |            |
|--------|------|---------|---|------------|
| W5/IO5 | □ 1  | 2       | Þ | W6/IO6     |
| W7/IO7 | □ 3  | 4       | Þ | W8/IO8     |
| SE     | □ 5  | 6       | Þ | SIO5       |
| SIO6   | □ 7  | 8       |   | SIO7       |
| SIO8   | □ 9  | 10      | Þ | VSS1       |
| SC     | □ 11 | 12      | Þ | SIO1       |
| SIO2   | □ 13 | 14      | Þ | SIO3       |
| SIO4   | □ 15 | 16      | Þ | DT/OE      |
| W1/IO1 | □ 17 | 18      | Þ | W2/IO2     |
| W3/IO3 | □ 19 | 20      | Þ | VSS2       |
| W4/IO4 | □ 21 | 22      | Þ | VDD1       |
| WB/WE  | □ 23 | 24      | Þ | RAS        |
| A8     | □ 25 | 26      |   | <b>A</b> 6 |
| VSS3   | 27   | 28      | Þ | NC         |
| A5     | □ 29 | 30      | Þ | A4         |
| NC     | □ 31 | 32      | Þ | VDD2       |
| A7     | □ 33 | 34      | Þ | A3         |
| A2     | □ 35 | 36      | Þ | A1         |
| _A0    | □ 37 | 38      | Þ | QSF        |
| CAS    | □ 39 | 40      | P | DSF        |
|        | _    |         |   |            |
|        | 7    | ' - 7ID |   |            |

## Capacitance\*

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 5 V \pm 10\%$ ,  $V_{SS} = 0 V$ , f = 1MHz

| Symbol           | Parameter                   | Min. | Max. | Unit |
|------------------|-----------------------------|------|------|------|
| C <sub>IN</sub>  | Input Capacitance           |      | 7    | pF   |
| CIN/OUT          | Input/Output<br>Capacitance |      | 9    | pF   |
| C <sub>OUT</sub> | Output Capacitance (QSF)    |      | 9    | pF   |

\*Note: Capacitance is sampled and not 100% tested. V52C8128 Rev. 1.0 January 1995

| V <u>5 2 C</u> | 8128               | Τ    | <b>Т</b>        | Т                                   | Ţ                              |                  |
|----------------|--------------------|------|-----------------|-------------------------------------|--------------------------------|------------------|
| FAMILY         | DEVICE             | PKG. | SPEED<br>(†RAC) | PWR.                                | TEMP.<br>L- BLA<br>BLANK (STAN | NK (0°C to 70°C) |
|                | K (SOJ)<br>Z (ZIP) |      | 8               | 70 (70 ns<br>30 (80 ns<br>10 (100 n | )                              |                  |

### Pin Names

| Name          | Description                 |
|---------------|-----------------------------|
| A0-A8         | Address Inputs              |
| RAS           | Row Address Strobe          |
| CAS           | Column Address Strobe       |
| OT/OE         | Data Transfer/Output Enable |
| WB/WE         | Write per Bit/Write Enable  |
| DSF           | Special Function Control    |
| W1/I01-W8/I08 | Write Mask/Data In, Out     |
| SC            | Serial Clock                |
| SE            | Serial Enable               |
| SI01-SI08     | Serial Input/Output         |
| QSF           | Special Flag Output         |
| VDD/VSS       | Power (5V)/Ground           |
| NC            | No Connection               |

### Absolute Maximum Ratings\*

**Ambient Temperature** 

| Under Bias                          | 10°C to +80°C |
|-------------------------------------|---------------|
| Storage Temperature (plastic)       |               |
| Voltage Relative to V <sub>SS</sub> |               |
| Short Circuit Out Current           |               |
| Power Dissipation                   |               |
|                                     |               |

\*Note: Operation above Absolute Maximum Ratings can adversely affect device reliability.

### Functional Diagram



V52C8128 **MOSEL VITELIC** 

# DC and Operating Characteristics ( $V_{DD} = 5V \pm 10\%$ , $T_A = 0-70^{\circ}C$ )

|                   |                                                                                                                                                                                 |          | V52C8 | 128-70              | V52C8 | 128-80            | V52C8 | 128-10              |      |       |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|---------------------|-------|-------------------|-------|---------------------|------|-------|
| Symbol            | Parameter (RAM Port)                                                                                                                                                            | SAM Port | Min.  | Max.                | Min.  | Max.              | Min.  | Max.                | Unit | Notes |
| I <sub>DD1</sub>  | Operating Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min.                                                                                                      | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD1A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD2</sub>  | Standby Current<br>RAS, CAS = V <sub>IH</sub>                                                                                                                                   | Standby  |       | 7                   |       | 7                 |       | 7                   | mA   |       |
| DD2A              |                                                                                                                                                                                 | Active   |       | 50                  |       | 45                |       | 40                  | mA   | 1,2   |
| I <sub>DD3</sub>  | $\overline{\text{RAS}}$ -Only Refresh Current $\overline{\text{RAS}}$ Cycling, $\overline{\text{CAS}} = \text{V}_{\text{IH}}, \text{t}_{\text{RC}} = \text{t}_{\text{RC}}$ Min. | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD3A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD4</sub>  | Page Mode Current RAS = V <sub>IL</sub> , CAS Cycling, t <sub>PC</sub> = t <sub>PC</sub> Min.                                                                                   | Standby  |       | 75                  |       | 70                |       | 65                  | mA   | 1,2   |
| I <sub>DD4A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD5</sub>  | CAS-before-RAS Refresh Current RAS Cycling, CAS before RAS, t <sub>RC</sub> = t <sub>RC</sub> Min.                                                                              | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD5A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD6</sub>  | Data Transfer Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min.                                                                                                  | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD6A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD7</sub>  | Flash Write Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min.                                                                                                    | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD7A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| I <sub>DD8</sub>  | Block Write Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min.                                                                                                    | Standby  |       | 90                  |       | 80                |       | 70                  | mA   | 1,2   |
| I <sub>DD8A</sub> |                                                                                                                                                                                 | Active   |       | 125                 |       | 115               |       | 105                 | mA   | 1,2   |
| l <sub>l(L)</sub> | Input Leakage Current $0V \le V_{IN} \le 5.5V$ , all other pins not under test = $0V$                                                                                           |          | -10   | 10                  | -10   | 10                | -10   | 10                  | μΑ   |       |
| l <sub>O(L)</sub> | Output Leakage Current 0V ≤ V <sub>OUT</sub> ≤ 5.5V, Output Disable                                                                                                             |          | -10   | 10                  | -10   | 10                | -10   | 10                  | μА   |       |
| V <sub>OH</sub>   | Output "H" Level Voltage<br>I <sub>OUT</sub> = -2mA                                                                                                                             |          | 2.4   |                     | 2.4   |                   | 2.4   |                     | ٧    |       |
| V <sub>OL</sub>   | Output "L" Level Voltage<br>I <sub>OUT</sub> = 2mA                                                                                                                              |          |       | 0.4                 |       | 0.4               |       | 0.4                 | ٧    |       |
| V <sub>IH</sub>   | Input High Voltage                                                                                                                                                              |          | 2.4   | V <sub>DD</sub> + 1 | 2.4   | V <sub>DD</sub> + | 2.4   | V <sub>DD</sub> + 1 | V    |       |
| V <sub>IL</sub>   | Input Low Voltage                                                                                                                                                               |          | -1.0  | 0.8                 | -1.0  | 0.8               | -1.0  | 0.8                 | ٧    |       |

V52C8128 Rev. 1.0 January 1995

## AC Electrical Characteristics Notes: 3, 4, 5

|                   |                                             |      | 128-70 | V52C8 | 128-80 | V52C8128-10 |      |      |       |
|-------------------|---------------------------------------------|------|--------|-------|--------|-------------|------|------|-------|
| Symbol            | Parameter                                   | Min. | Max.   | Min.  | Max.   | Min.        | Max. | Unit | Notes |
| t <sub>RC</sub>   | Random Read or Write Cycle Time             | 140  |        | 150   |        | 180         |      | ns   |       |
| t <sub>RMW</sub>  | Read-Modify-Write Cycle Time                | 195  |        | 195   |        | 235         |      | ns   |       |
| t <sub>PC</sub>   | Fast Page Mode Cycle Time                   | 45   |        | 50    |        | 55          |      | ns   |       |
| t <sub>PRMW</sub> | Fast Page Mode Read-Modify-Write Cycle Time | 90   |        | 90    |        | 100         |      | ns   |       |
| t <sub>RAC</sub>  | Access Time from RAS                        |      | 70     |       | 80     |             | 100  | ns   | 6, 12 |
| t <sub>AA</sub>   | Access Time from Column Address             |      | 35     |       | 40     |             | 50   | ns   | 6, 12 |
| toac              | Access Time from CAS                        |      | 20     |       | 25     |             | 25   | ns   | 6, 13 |
| t <sub>CPA</sub>  | Access Time from CAS Precharge              |      | 40     |       | 45     |             | 50   | ns   | 6, 13 |
| t <sub>OFF</sub>  | Output Buffer Turn-Off Delay                | 0    | 20     | 0     | 20     | 0           | 20   | ns   | 8     |
| tŢ                | Transition Time (Rise and Fall)             | 3    | 35     | 3     | 35     | 3           | 35   | ns   | 5     |
| t <sub>RP</sub>   | RAS Precharge Time                          | 60   |        | 60    |        | 70          |      | ns   |       |
| t <sub>RAS</sub>  | RAS Pulse Width                             | 70   | 10K    | 80    | 10K    | 100         | 10K  | ns   |       |
| t <sub>RASP</sub> | RAS Pulse Width (Fast Page Mode only)       | 70   | 100K   | 80    | 100K   | 100         | 100K | ns   |       |
| t <sub>RSH</sub>  | RAS Hold Time                               | 20   |        | 25    |        | 25          |      | ns   |       |
| t <sub>CSH</sub>  | CAS Hold Time                               | 70   |        | 80    |        | 100         |      | ns   |       |
| t <sub>CAS</sub>  | CAS Pulse Width                             | 20   | 10K    | 25    | 10K    | 25          | 10K  | ns   |       |
| t <sub>RCD</sub>  | RAS to CAS Delay Time                       | 20   | 50     | 20    | 55     | 20          | 75   | ns   | 12    |
| t <sub>RAD</sub>  | RAS to Column Address Delay Time            | 15   | 35     | 15    | 40     | 20          | 50   | ns   | 12    |
| t <sub>RAL</sub>  | Column Address to RAS Lead Time             | 35   |        | 40    |        | 55          |      | ns   |       |
| t <sub>CRP</sub>  | CAS to RAS Precharge Time                   | 10   |        | 10    |        | 10          |      | ns   |       |
| t <sub>CPN</sub>  | CAS Precharge Time                          | 10   |        | 10    |        | 10          |      | ns   |       |
| t <sub>CP</sub>   | CAS Precharge Time (Fast Page Mode)         | 10   |        | 10    |        | 10          |      | ns   |       |
| t <sub>ASR</sub>  | Row Address Setup Time                      | 0    |        | 0     |        | 0           |      | ns   |       |
| t <sub>RAH</sub>  | Row Address Hold Time                       | 10   |        | 10    |        | 10          |      | ns   |       |
| t <sub>ASC</sub>  | Column Address Setup Time                   | 0    |        | 0     |        | 0           | 3    | ns   |       |
| t <sub>CAH</sub>  | Column Address Hold Time                    | 15   |        | 15    |        | 15          |      | ns   |       |
| t <sub>AR</sub>   | Column Address Hold Time referenced to RAS  | 55   |        | 55    |        | 70          |      | ns   |       |
| t <sub>RCS</sub>  | Read Command Setup Time                     | 0    |        | 0     |        | 0           |      | ns   |       |
| t <sub>RCH</sub>  | Read Command Hold Time                      | 0    |        | 0     |        | 0           |      | ns   | 9     |
| t <sub>RRH</sub>  | Read Command Hold Time referenced to RAS    | 0    |        | 0     |        | 0           |      | ns   | 9     |
| twch              | Write Command Hold Time                     | 15   |        | 15    |        | 15          |      | ns   |       |
| twcn              | Write Command Hold Time referenced to RAS   | 55   |        | 55    |        | 70          |      | ns   |       |

### AC Electrical Characteristics (Cont'd)

|                  |                                         |      | 128-70 | V52C8128-80 |      | V52C8128-10 |      |      |                                         |
|------------------|-----------------------------------------|------|--------|-------------|------|-------------|------|------|-----------------------------------------|
| Symbol           | Parameter                               | Min. | Max.   | Min.        | Max. | Min.        | Max. | Unit | Notes                                   |
| t <sub>WP</sub>  | Write Command Pulse Width               | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>RWL</sub> | Write Command to RAS Lead Time          | 20   |        | 20          |      | 25          |      | ns   |                                         |
| t <sub>CWL</sub> | Write Command to CAS Lead Time          | 20   |        | 20          |      | 25          |      | ns   |                                         |
| t <sub>DS</sub>  | Data Setup Time                         | 0    |        | 0           |      | 0           |      | ns   | 10                                      |
| t <sub>DH</sub>  | Data Hold Time                          | 15   |        | 15          |      | 15          |      | ns   | 10                                      |
| t <sub>DHR</sub> | Data Hold Time referenced to RAS        | 55   |        | 55          |      | 70          |      | ns   |                                         |
| twcs             | Write Command Setup Time                | 0    |        | 0           |      | 0           |      | ns   | 11                                      |
| t <sub>RWD</sub> | RAS to WE Delay Time                    | 100  |        | 100         |      | 130         |      | пѕ   | 11                                      |
| tawd             | Column Address to WE Delay Time         | 65   |        | 65          |      | 80          |      | ns   | 11                                      |
| tcwp             | CAS to WE Delay Time                    | 45   |        | 45          |      | 55          |      | ns   | 11                                      |
| t <sub>DZC</sub> | Data to CAS Delay Time                  | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>DZO</sub> | Data to OE Delay Time                   | 0    |        | 0           |      | 0           |      | ns   |                                         |
| toea             | Access Time from OE                     |      | 20     |             | 20   |             | 25   | ns   | 6                                       |
| toez             | Output Buffer Turn-Off Delay from OE    | 0    | 10     | 0           | 10   | 0           | 20   | ns   | 8                                       |
| toED             | OE to Data Delay Time                   | 10   |        | 10          |      | 20          |      | ns   |                                         |
| t <sub>OEH</sub> | OE Command Hold Time                    | 10   |        | 10          |      | 20          |      | ns   |                                         |
| t <sub>ROH</sub> | RAS Hold Time referenced to OE          | 15   |        | 15          |      | 15          |      | ns   | *************************************** |
| t <sub>CSR</sub> | CAS Setup Time for Cas-before-RAS Cycle | 10   |        | 10          |      | 10          |      | ns   |                                         |
| t <sub>CHR</sub> | CAS Hold Time for CAS-before-RAS Cycle  | 10   |        | 10          |      | 10          |      | ns   |                                         |
| t <sub>RPC</sub> | RAS Precharge to CAS Active Time        | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>REF</sub> | Refresh Period                          |      | 8      |             | 8    |             | 8    | ms   |                                         |
| t <sub>WSR</sub> | WB Setup Time                           | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>RWH</sub> | WB Hold Time                            | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>FSR</sub> | DSF Setup Time referenced to RAS        | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>RFH</sub> | DSF Hold Time referenced to RAS (1)     | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>FHR</sub> | DSF Hold Time referenced to RAS (2)     | 55   |        | 55          |      | 70          |      | ns   |                                         |
| t <sub>FSC</sub> | DSF Setup Time referenced to CAS        | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>CFH</sub> | DSF Hold Time referenced to CAS         | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>MS</sub>  | Write-Per-Bit Mask Data Setup Time      | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>MH</sub>  | Write-Per-Bit Mask Data Hold Time       | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>THS</sub> | DT High Setup Time                      | 0    |        | 0           |      | 0           |      | ns   |                                         |
| t <sub>THH</sub> | DT High Hold Time                       | 15   |        | 15          |      | 15          |      | ns   |                                         |
| t <sub>TLS</sub> | DT Low Setup Time                       | 0    |        | 0           |      | 0           |      | ns   |                                         |

V52C8128 Rev. 1.0 January 1995

### AC Electrical Characteristics (Cont'd)

|                  |                                                                            |      | 128-70 | V52C8128-80 |      | V52C8128-10 |      |      |       |
|------------------|----------------------------------------------------------------------------|------|--------|-------------|------|-------------|------|------|-------|
| Symbol           | Parameter                                                                  | Min. | Max.   | Min.        | Max. | Min.        | Max. | Unit | Notes |
| t <sub>TLH</sub> | DT Low Hold Time                                                           | 15   | 10K    | 15          | 10K  | 15          | 10K  | ns   |       |
| t <sub>RTH</sub> | DT Low Hold Time referenced to RAS<br>(Real Time Read Transfer)            | 60   | 10K    | 65          | 10K  | 80          | 10K  | ns   |       |
| t <sub>ATH</sub> | DT Low Hold Time referenced to Column Address<br>(Real Time Read Transfer) | 25   |        | 30          |      | 30          |      | ns   |       |
| t <sub>СТН</sub> | DT Low Hold Time referenced to CAS (Real Time Read Transfer)               | 20   |        | 25          |      | 25          |      | пѕ   |       |
| t <sub>ESR</sub> | SE Setup Time referenced to RAS                                            | 0    |        | 0           |      | 0           |      | ns   |       |
| t <sub>REH</sub> | SE Hold Time referenced to RAS                                             | 15   |        | 15          |      | 15          |      | ns   |       |
| t <sub>TRP</sub> | DT to RAS Precharge Time                                                   | 60   |        | 60          |      | 70          |      | ns   |       |
| t <sub>TP</sub>  | DT Precharge Time                                                          | 20   |        | 20          |      | 30          |      | ns   |       |
| t <sub>RSD</sub> | RAS to First SC Delay Time (Read Transfer)                                 | 70   |        | 80          |      | 100         |      | ns   |       |
| t <sub>ASD</sub> | Column Address to First SC Delay Time (Read Transfer)                      | 45   |        | 45          |      | 50          |      | ns   |       |
| t <sub>CSD</sub> | CAS to First SC Delay Time (Read Transfer)                                 | 20   |        | 25          |      | 25          |      | ns   |       |
| t <sub>TSL</sub> | Last SC to DT Lead Time<br>(Real Time Read Transfer)                       | 5    |        | 5           |      | 5           |      | ns   |       |
| t <sub>TSD</sub> | DT to First SC Delay Time (Read Transfer)                                  | 15   |        | 15          |      | 15          |      | ns   |       |
| t <sub>SRS</sub> | Last SC to RAS Setup Time (Serial Input)                                   | 25   |        | 25          |      | 30          |      | ns   |       |
| t <sub>SRD</sub> | RAS to First SC Delay Time (Serial Input)                                  | 20   |        | 20          |      | 25          |      | ns   |       |
| t <sub>SDD</sub> | RAS to Serial Input Delay Time                                             | 40   |        | 40          |      | 50          |      | ns   |       |
| t <sub>SDZ</sub> | Serial Output Buffer Turn-Off Delay from RAS (Pseudo Write Transfer)       | 10   | 40     | 10          | 40   | 10          | 50   | ns   | 8     |
| t <sub>scc</sub> | SC Cycle Time                                                              | 30   |        | 30          |      | 30          |      | ns   |       |
| tsc              | SC Pulse Width (SC High Time)                                              | 10   |        | 10          |      | 10          |      | ns   |       |
| t <sub>SCP</sub> | SC Precharge Time (SC Low Time)                                            | 10   |        | 10          |      | 10          |      | ns   |       |
| t <sub>SCA</sub> | Access Time from SC                                                        |      | 25     |             | 25   |             | 25   | ns   | 7     |
| t <sub>soн</sub> | Serial Output Hold Time from SC                                            | 5    |        | 5           |      | 5           |      | ns   |       |
| t <sub>SDS</sub> | Serial Input Setup Time                                                    | 0    |        | 0           |      | 0           |      | ns   |       |
| t <sub>SDH</sub> | Serial Input Hold Time                                                     | 15   |        | 15          |      | 15          |      | ns   |       |
| t <sub>SEA</sub> | Access Time from SE                                                        |      | 25     |             | 25   |             | 25   | ns   | 7     |
| t <sub>SE</sub>  | SE Pulse Width                                                             | 25   |        | 25          |      | 25          |      | ns   |       |
| t <sub>SEP</sub> | SE Precharge Time                                                          | 25   |        | 25          |      | 25          |      | ns   |       |
| t <sub>SEZ</sub> | Serial Output Buffer Turn-Off Delay from SE                                | 0    | 20     | 0           | 20   | 0           | 20   | ns   | 8     |
| t <sub>SZE</sub> | Serial Input to SE Delay Time                                              | 0    |        | 0           |      | 0           |      | ns   | ,     |

V52C8128 Rev. 1.0 January 1995

## AC Electrical Characteristics (Cont'd)

|                   |                                     | V52C8 | 128-70 | V52C8 | 128-80 | V52C8 | 128-10 |      |       |
|-------------------|-------------------------------------|-------|--------|-------|--------|-------|--------|------|-------|
| Symbol            | Parameter                           | Min.  | Max.   | Min.  | Max.   | Min.  | Max.   | Unit | Notes |
| t <sub>szs</sub>  | Serial Input to First SC Delay Time | 0     |        | 0     |        | 0     |        | ns   |       |
| t <sub>sws</sub>  | Serial Write Enable Setup Time      | 5     |        | 5     |        | 5     |        | ns   |       |
| tswH              | Serial Write Enable Hold Time       | 15    |        | 15    |        | 15    |        | ns   |       |
| t <sub>swis</sub> | Serial Write Disable Setup Time     | 5     | ·      | 5     |        | 5     |        | пs   |       |
| tswih             | Serial Write Disable Hold Time      | 15    |        | 15    |        | 15    |        | ns   |       |
| t <sub>STS</sub>  | Split Transfer Setup Time           | 25    |        | 30    |        | 30    |        | ns   |       |
| tsтн              | Split Transfer Hold Time            | 25    |        | 30    |        | 30    |        | ns   |       |
| tsab              | SC-QSF Delay Time                   |       | 25     |       | 25     |       | 25     | ns   |       |
| t <sub>TQD</sub>  | DT-QSF Delay Time                   |       | 25     |       | 25     |       | 25     | ns   |       |
| tcqp              | CAS-QSF Delay Time                  |       | 35     |       | 35     |       | 35     | ns   |       |
| tago              | RAS-QSF Delay Time                  |       | 75     |       | 75     |       | 85     | ns   |       |

#### Notes

1. These parameters depend on cycle rate.

- 2. These parameters depend on output loading. Specified values are obtained with the output open.
- 3. An initial pause of 200μs is required after power-up, followed by any 8 RAS cycles (DT/OE "high") and any 8 SC cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8 RAS cycles are required.
- 4. AC measurements assume  $t_T = 5$  ns.
- 5.  $V_{IH}$  (min.) and  $V_{IL}$  (max.) are reference levels for measuring timing of input signals. Also, transition times are measured between  $V_{IH}$  and  $V_{II}$ .
- RAM port outputs are measured with a load equivalent to 1 TTL load and 100 pF. D<sub>OUT</sub> reference levels: V<sub>OH</sub>/V<sub>OL</sub> = 2.0V/0.8V.
- SAM port outputs are measured with a load equivalent to 1 TTL load and 30 pF. D<sub>OUT</sub> reference levels: V<sub>OH</sub>/V<sub>OI</sub> = 2.0V/0.8V.
- t<sub>OFF</sub> (max.), t<sub>OEZ</sub> (max.), t<sub>SDZ</sub> (max.) and t<sub>SEZ</sub> (max.) define the time at which the outputs achieve the open circuit condition and are not referenced to output voltage levels.
- 9. Either t<sub>BCH</sub> or t<sub>BBH</sub> must be satisfied for a read cycle.
- 10. These parameters are referenced to CAS leading edge of early write cycles and to WB/WE leading edge in OE-controlled write cycles and read-modify-write cycles.
- 11. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub> and t<sub>AWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min.), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle. If t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min.), t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min.) and t<sub>AWD</sub> ≥ t<sub>AWD</sub> (min.), the cycle is a read-modify-write cycle and the data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.
- Operation within the t<sub>RCD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RCD</sub> (max.) is specified as a
  reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.) limit, then access time is controlled
  by t<sub>CAC</sub>.
- 13. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, then access time is controlled by t<sub>AA</sub>.

### **TIMING WAVEFORMS**

## Read Cycle



## Write Cycle (Early Write)



| *1 WB/WE | W1/IO1~W8/IO8 | Cycle         |
|----------|---------------|---------------|
| 0        | WM1 data      | Write per bit |
| 1        | Don't Care    | Normal Write  |

WM1 data: 0: Write Disable 1: Write Enable

## Write Cycle (OE Controlled Write)



| *1 WB/WE | W1/IO1~W8/IO8 | Cycle         |
|----------|---------------|---------------|
| 0        | WM1 data      | Write per bit |
| 1        | Don't Care    | Normal Write  |

WM1 data: 0: Write Disable 1: Write Enable

## Read-Modify-Write Cycle



WM1 data: 0: Write Disable 1: Write Enable

## Fast Page Mode Read Cycle



## Fast Page Mode Write Cycle (Early Write)



| *1 WB/WE | W1/IO1~W8/IO8 | Cycle         |
|----------|---------------|---------------|
| 0        | WM1 data      | Write per bit |
| 1        | Don't Care    | Normal Write  |

: "H" OR "L"

WM1 data: 0: Write Disable 1: Write Enable

## Fast Page Mode Read-Modify-Write Cycle



WM1 data: 0: Write Disable 1: Write Enable

## RAS Only Refresh Cycle



## CAS before RAS Refresh Cycle



## Hidden Refresh Cycle



## Load Color Register Cycle



## Read Color Register Cycle



## Flash Write Cycle



| 7777 | : "H" OR "I | ." |
|------|-------------|----|
|------|-------------|----|

| WM1 DATA | Cycle               |
|----------|---------------------|
| 0        | Flash Write Disable |
| 1        | Flash Write Enable  |

### **Block Write Cycle**



| *1 WB/WE | *2 W1/IO1~W8/IO8 | Cycle                  |
|----------|------------------|------------------------|
| 0        | WM1 data         | Masked Block Write     |
| 1        | Don't Care       | Block Write (Non Mask) |

WM1 data: 0: Write Disable 1: Write Enable

### \*3) Column Select

### Page Mode Block Write Cycle



WM1 data: 0: Write Disable 1: Write Enable

#### \*3) Column Select

## Read Transfer Cycle (Previous Transfer is Write Transfer Cycle)



## Real Time Read Transfer Cycle



## Split Read Transfer Cycle



## Pseudo Write Transfer Cycle



### Write Transfer Cycle



## Split Write Transfer Cycle



## Serial Read Cycle (SE = V<sub>IL</sub>)



## Serial Read Cycle (SE Controlled Outputs)



## Serial Write Cycle ( $\overline{SE} = V_{II}$ )



## Serial Write Cycle (SE Controlled Inputs)



: "H" OR "L"

#### Pin Functions

#### Address Inputs: A0-A8

The 17 address bits required to decode 8 bits of the 1,048,576 cell locations within the dynamic RAM memory array of the V52C8128 are multiplexed onto 9 address input pins (A<sub>0</sub>-A<sub>8</sub>). Nine row address bits are latched on the falling edge of the row address strobe (RAS) and the following eight column address bits are latched on the falling edge of the column address strobe (CAS).

#### Row Address Strobe: RAS

A random access cycle or a data transfer cycle begins at the falling edge of RAS. RAS is the control input that latches the row address bits and the states of CAS, DT/OE, WB/WE, SE and DSF to invoke the various random access and data transfer operating modes shown in Table 2. RAS has minimum and maximum pulse widths and a minimum precharge requirement which must be maintained for proper device operation and data integrity. The RAM port is placed in standby mode when the RAS control is held "high".

#### Column Address Strobe: CAS

CAS is the control input that latches the column address bits and the state of the special function input DSF. DSF is used in conjunction with the RAS control to select either read/write operation or the special Block Write feature on the RAM port when DSF is held "low" at the falling edge of RAS. Refer to the operation truth table shown in Table 1. CAS has minimum and maximum pulse widths and a minimum precharge requirement which must be maintained for proper device operation and data integrity. CAS also acts as an output enable for the output buffers on the RAM port.

#### Data Transfer/Output Enable: DT/OE

The DT/OE input is a multifunction pin. When DT/OE is "high" at the falling edge of RAS, RAM port operations are performed and  $\overline{\text{DT}}/\overline{\text{OE}}$  is used as an output enable control. When the DT/OE is "low" at the falling edge of RAS, a data transfer operation is started between the RAM port and the SAM port.

#### Write Per Bit/Write Enable: WB/WE

The WB/WE input is also a multifunction pin. When WB/WE is "high" at the falling edge of RAS, during RAM port operations, it is used to write data into the memory array in the same manner as a standard DRAM. When WB/WE is "low" at the falling edge of

RAS, during RAM port operations, the write-per-bit function is enabled. The WB/WE input also determines the direction of data transfer between the RAM array and the serial register (SAM).

When  $\overline{WB}/\overline{WE}$  is "high" at the falling edge of  $\overline{RAS}$ , the data is transferred from RAM to SAM (read transfer). When WB/WE is "low" at the falling edge of RAS, the data is transferred from SAM to RAM (masked write transfer).

#### Write Mask Data/Data Input and Output: W<sub>1</sub>/IO<sub>1</sub>-W<sub>8</sub>/IO<sub>8</sub>

When the write-per-bit function is enabled, the mask data on the W<sub>i</sub>/IO<sub>i</sub> pins is latched into the write mask register (WM1) at the falling edge of RAS. Data is written into the DRAM on data lines where the write-mask data is a logic "1". Writing is inhibited on data lines where the write-mask data is a logic "0". The write-mask data is valid for only one cycle. Data is written into the RAM port during a write or readmodify-write cycle. The input data is latched at the falling edge of either CAS or WB/WE, whichever occurs late. During an early-write cycle, the outputs are in the high-impedance state. Data is read out of the RAM port during a read or read-modify-write cycle. The output data becomes valid on the Wi/IOi pins after the specified access times from RAS, CAS, DT/OE and column address are satisfied and will remain valid as long as CAS and DT/OE are kept "low". The outputs will return to the high-impedance state at the rising edge of either CAS or DT/OE, whichever occurs first.

#### Serial Clock: SC

All operations of the SAM port are synchronized with the serial clock SC. Data is shifted in or out of the SAM registers at the rising edge of SC. In a serial read, the output data becomes valid on the SIO pins after the maximum specified serial access time t<sub>SCA</sub> from the rising edge of SC. The serial clock SC also increments the 8-bits serial pointer (7-bits in split register mode) which is used to select the SAM address. The pointer address is incremented in a wrap-around mode to select sequential locations after the starting location which is determined by the column address in the normal transfer cycle. When the pointer reaches the most significant address location (decimal 255), the next SC clock will place it at the least significant address location (decimal 0). The serial clock SC must be held at a constant VIH or V<sub>II</sub> level during read/pseudo write/write transfer

V52C8128 Rev. 1.0 January 1995

operations and should not be clocked while the SAM port is in the standby mode, to prevent the SAM pointer from being incremented.

#### Serial Enable: SE

The  $\overline{SE}$  input is used to enable serial access operation. In a serial read cycle,  $\overline{SE}$  is used as an output control. In a serial write cycle,  $\overline{SE}$  is used as a write enable control. When  $\overline{SE}$  is "high", serial access is disabled, however, the serial address pointer location is still incremented when SC is clocked even when  $\overline{SE}$  is "high".

#### Special Function Control Input: DSF

The DSF input is latched at the falling edge of RAS and CAS and allows for the selection of various random port and data transfer operating modes. In addition to the conventional multiport DRAM, the special features, consisting of flash write, block write, load/read color register and split read/write transfer can be invoked.

#### Special Function Output: QSF

QSF is an output signal which, during split register mode, indicates which half of the split SAM is being accessed. QSF "low" indicates that the lower split SAM (Bit 0–127) is being accessed, and QSF "high" indicates that the upper split SAM (Bit 128–255) is being accessed. QSF is monitored so that after it toggles and after allowing for a delay of  $t_{\rm STS}$ , split read/write transfer operation can be performed on the non-active split SAM.

#### Serial Input/Output: SIO1-SIO8

Serial input and output share common I/O pins. Serial input or output mode is determined by the most recent read, write or pseudo write transfer cycle. When a read transfer cycle is performed, the SAM port is in the output mode. When a write or pseudo write transfer cycle is performed, the SAM port is switched from output mode to input mode. During the subsequent write transfer cycle, the SAM remains in the input mode.

### **Operation Mode**

The RAM port and data transfer operating of the V52C8128 are determined by the state of  $\overline{CAS}$ ,  $\overline{DT}/\overline{OE}$ ,  $\overline{WB}/\overline{WE}$ ,  $\overline{SE}$  and DSF at the falling edge of  $\overline{RAS}$ 

and by the state of DSF at the falling edge of CAS. The Table 1 and Table 2 show the operation truth table and the functional truth table for a listing of all available RAM port and transfer operations, respectively.

**Table 1. Operation Truth Table** 

| CAS | Fal | ling Ed  | ge l    | nor |                       |                      |                       |                           |
|-----|-----|----------|---------|-----|-----------------------|----------------------|-----------------------|---------------------------|
|     |     | ling Edg | ne 7    |     | 0                     | 0                    | 1                     | 1                         |
| CAS | DT  | OE W     | B/WE SE | DSF | 0                     | 1                    | 0                     | 1                         |
|     | 0   | •        |         | •   | CAS-before            | e-RAS Refresh        |                       |                           |
|     | 1   | 0        | 0       | 0   | Masked Write Transfer | Split Write Transfer | Masked Write Transfer | Split Write Transfer with |
| _   | 1   | 0        | 0       | 1   | Pseudo Write Transfer | With Mask            | Pseudo Write Transfer | Mask                      |
|     | 1   | 0        | 1       | •   | Read Transfer         | Split Read Transfer  | Read Transfer         | Split Read Transfer       |
|     | 1   | 11       | 0       | •   | Read/Write per Bit    | Masked Flash Write   | Masked Block Write    | Masked Flash Write        |
|     | 1   | 1        | 1       | •   | Read/Write            | Load/Read Color      | Block Write           | Load/Read Color           |

### **MOSEL VITELIC**

**Table 2. Functional Truth Table** 

|                        |     |       | RAS Į |     |    | CAS | Ac  | ldress           |      | W/10             |               |               | Reg         | jister  |
|------------------------|-----|-------|-------|-----|----|-----|-----|------------------|------|------------------|---------------|---------------|-------------|---------|
| Function               | CAS | DT/OE | WB/WE | DSF | SE | DSF | RAS | CASĮ             | RASĮ | CAS              | CAS Į<br>WE Į | Write<br>Mask | WM1         | 1 Color |
| CAS-before-RAS Refresh | 0   | •     | •     | •   | •  | _   | •   | -                | •    | -                | -             | -             | -           | _       |
| Masked Write Transfer  | 1   | 0     | O     | 0   | 0  | •   | Row | TAP              | WM1  | •                | •             | WM1           | Load<br>use | -       |
| Pseudo Write Transfer  | 1   | 0     | 0     | 0   | 1  | •   | Row | TAP              | •    | •                | •             | -             | -           | -       |
| Split Write Transfer   | 1   | 0     | 0     | 1   | •  | •   | Row | TAP              | WM1  | -                | •             | WM1           | Load<br>use | _       |
| Read Transfer          | 1   | 0     | 1     | 0   | •  | •   | Row | TAP              | •    | •                | •             | -             | _           | -       |
| Split Read Transfer    | 1   | 0     | 1     | 1   | •  | •   | Row | TAP              |      |                  | •             | -             | -           | -       |
| Write per Bit          | 1   | 1     | 0     | 0   | •  | 0   | Row | Column           | WM1  | -                | DIN           | WM1           | Load<br>use | -       |
| Masked Block Write     | 1   | 1     | 0     | 0   | •  | 1   | Row | Column<br>A2C-7C | WM1  | Column<br>Select | -             | WM1           | Load<br>use | use     |
| Masked Flash Write     | 1   | 1     | 0     | 1   | •  | •   | Row | •                | WM1  | -                | •             | WM1           | Load<br>use | use     |
| Read/Write             | 1   | 1     | 1     | 0   | •  | 0   | Row | Column           | •    | -                | DIN           | -             | _           | -       |
| Black Write            | 1   | 1     | 1     | 0   | •  | 1   | Row | Column<br>A2C-7C | •    | Column<br>Select | _             | -             | -           | use     |
| Load/Read Color        | 1   | 1     | 1     | 1   |    | •   | Row | •                | •    | _                | Color         | -             | _           | Load/Re |

Note: • = "0" or "1", TAP = SAM Start Address, - = not used.

If the special function control input (DSF) is in the "low" state at the falling edges of RAS and CAS, only the conventional multiport DRAM operating features can be invoked: CAS-before-RAS refresh, write transfer, pseudo-write transfer, read transfer, write per bit and read/write modes. If the DSF input

is "high" at the falling edge of RAS, special features such as split write transfer, split read transfer, flash write and load/read color register can be invoked. If the DSF input is "low" at the falling edge of RAS and "high" at the falling edge of CAS, the block write special feature can be invoked.

### RAM Port Operation

#### **Fast Page Mode Cycle**

Fast page mode allows data to be transferred into or out of multiple column locations of the same row by performing multiple  $\overline{\text{CAS}}$  cycles during a single active  $\overline{\text{RAS}}$  cycle. During a fast page cycle, the  $\overline{\text{RAS}}$  signal may be maintained active for a period up to 100  $\mu$ s. For the initial fast page mode access, the output data is valid after the specified access times from  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ , column address and  $\overline{\text{DT}}/\overline{\text{OE}}$ . For all subsequent fast page mode read operations, the output data is valid after the specified access times from  $\overline{\text{CAS}}$ , column address and  $\overline{\text{DT}}/\overline{\text{OE}}$ . When the write-per-bit function is enabled, the mask data latched at the falling edge of  $\overline{\text{RAS}}$  is maintained throughout the fast page mode write or read-modify-write cycle.

### RAS-Only Refresh

The data in the DRAM requires periodic refreshing to prevent data loss. Refreshing is accomplished by performing a memory cycle at each of the 512 rows in the DRAM array within the specified 8ms refresh period. Although any normal memory cycle will perform the refresh operation, this function is most easily accomplished with the "RAS-Only" cycle.

#### CAS-before-BAS Refresh

The V52C8128 also offers an internal-refresh function. When  $\overline{\text{CAS}}$  is held "low" for a specified period ( $t_{\text{CSR}}$ ) before  $\overline{\text{RAS}}$  goes "low", an internal refresh address counter and on-chip refresh control clock generators are enabled and an internal refresh operation takes place. When the refresh operation is completed, the internal refresh address counter is automatically incremented in preparation for the next  $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$  cycle. For successive  $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$  refresh cycles,  $\overline{\text{CAS}}$  can remain "low" while cycling  $\overline{\text{RAS}}$ .

#### Hidden Refresh

A hidden refresh is a CAS-before-RAS refresh performed by holding CAS "low" from a previous read cycle. This allows for the output data from the previous memory cycle to remain valid while performing a refresh. The internal refresh address counter provides the address and the refresh is accomplished by cycling RAS after the specified RAS-precharge period (refer to Figure 1.)

#### Write-Per-Bit Function

The write-per-bit function selectively controls the internal write-enable circuits of the RAM port. When WB/WE is held "low" at the falling edge of RAS, during a random access operation, the write-mask is enabled. At the same time, the mask data on the W<sub>i</sub>/IO<sub>i</sub> pins is latched into the write-mask register (WM1). When a "0" is sensed on any of the W<sub>i</sub>/IO<sub>i</sub> pins, their corresponding write circuits are disabled and new data will not be written. When an "1" is sensed on any of the W<sub>i</sub>/IO<sub>i</sub> pins, their corresponding write circuits will remain enabled so that new data is written. The truth table of the write-per-bit function is shown in Table 3.

|              | RAS                 | g edge of | the fallin | At  |
|--------------|---------------------|-----------|------------|-----|
| Function     | Wi/IOi<br>(i = 1-8) | WB/WE     | DT/OE      | CAS |
|              |                     |           |            | Н   |
|              |                     |           | н          |     |
|              | •                   | 선         | Н          | Н   |
| Write Enable | 1                   |           | 1          |     |
| Write Enable | 1                   |           |            |     |
| Write Mask   | 0                   |           |            |     |



Figure 1. Hidden Refresh Cycle

An example of the write-per-bit function illustrating its application to displays is shown in Figures 2 and 3.



Figure 2. Write-per-bit timing cycle

#### Load Color Register/Read Color Register

The V52C8128 is provided with an on-chip 8-bits register (color register) for use during the flash write or block write operation. Each bit of the color register corresponds to one of the DRAM I/O blocks. The load color register cycle is initiated by holding CAS, WB/WE, DT/OE and DSF "high" at the falling edge of RAS. The data presented on the W<sub>i</sub>/ IOi lines is subsequently latched into the color register at the falling edge of either CAS or WB/WE, whichever occurs late. The data stored in the color register can be read out by performing a read color register cycle. This cycle is activated by holding CAS, WB/WE, DT/OE and DSF "high" at the falling edge of RAS and by holding WB/WE "high" at the falling edge of CAS and throughout the remainder of the cycle. The data in the color register becomes valid on the Wi/IOi lines after the specified access times from RAS and DT/OE are satisfied. During the load/read color register cycle, valid A<sub>0</sub>-A<sub>8</sub> row addresses are not required, but the memory cells on the row address latched at the falling edge of RAS are refreshed.

V52C8128 Rev. 1.0 January 1995





Figure 3. Corresponding bit-map

#### Flash Write

Flash write is a special RAM port write operation, which in a single  $\overline{RAS}$  cycle allows for the data in the color register to be written into all the memory locations of a selected row. Each bit of the color register corresponds to one of the DRAM I/O blocks and the flash write operation can be selectively controlled on an I/O basis in the same manner as the write-per-bit operation.

A flash write cycle is performed by holding  $\overline{CAS}$  "high",  $\overline{WB/WE}$  "low" and DSF "high" at the falling edge of  $\overline{RAS}$ . The mask data must also be provided on the  $W_i/IO_i$  lines at the falling edge of  $\overline{RAS}$  in order to enable the flash write operation for selected I/O blocks (refer to Figures 4 and 5).

Flash write is most effective for fast plane clear operations in frame buffer applications. Selected planes can be cleared by performing 512 flash write cycles and by specifying a different row address location during each flash write cycle (refer to Figure 6). Assuming a cycle time of 180ns, a plane clear operation can be completed in less than 92.2µs.



Figure 4. Flash Write Timing



Figure 5. Flash Write



Figure 6. Plane clear application example

#### **Block Write**

Block write is also a special RAM port write operation which, in a single  $\overline{\text{RAS}}$  cycle, allows for the data in the color register to be written into 4 consecutive column address locations starting from a selected column address in a selected row. The block write operation can be selectively controlled on an I/O basis and a column mask capability is also available.

A block write cycle is performed by holding CAS and DT/OE "high" and DSF "low" at the falling edge of RAS and by holding DSF "high" at the falling edge of CAS. The state of the WB/WE input at the falling edge of RAS determines whether or not the I/O data mask is enabled (WB/WE must be "low" to enable the I/O data mask or "high" to disable it). At VS2C8128 Rev. 1.0 January 1995

the falling edge of RAS, a valid row address and I/O mask data are also specified. At the falling edge of CAS, the starting column address location and column mask data must be provided. During a block write cycle, the 2 least significant column address locations (A0C and A1C) are internally controlled and only the six most significant column addresses (A2C–A7C) are latched at the falling edge of CAS. (Refer to Figure 7).

An example of the block write function is shown in Figure 8 with a data mask on W1/IO1, W4/IO4, W6/IO6, W7/IO7 and column 2. Block write is most effective for window clear and fill operations in frame buffer applications, as shown on Figure 9.



Figure 7. Block Write Timing

|                                 | Mask Data | Column<br>Select | Color<br>Register | pata |                                 | Column<br>0 | Column<br>1 | Column<br>2 | Column<br>3 |               |
|---------------------------------|-----------|------------------|-------------------|------|---------------------------------|-------------|-------------|-------------|-------------|---------------|
| W <sub>1</sub> /IO <sub>1</sub> | 0         | 1                | 0                 |      | W <sub>1</sub> /IO <sub>1</sub> |             |             |             |             | ← Mask        |
| W <sub>2</sub> /IO <sub>2</sub> | 1         | 1                | 0                 |      | W <sub>2</sub> /IO <sub>2</sub> | 0           | 0           |             | 0           |               |
| W <sub>3</sub> /IO <sub>3</sub> | 1         | 0                | 1                 |      | W <sub>3</sub> /IO <sub>3</sub> | 1           | 1           |             | 1           |               |
| W <sub>4</sub> /IO <sub>4</sub> | 0         | 1                | 1                 |      | W <sub>4</sub> /IO <sub>4</sub> |             |             |             |             | <b>→</b> Mask |
| W <sub>5</sub> /IO <sub>5</sub> | 1         |                  | 1                 |      | W <sub>5</sub> /IO <sub>5</sub> | 1           | 1           |             | 1           |               |
| W <sub>6</sub> /IO <sub>6</sub> | 0         | _                | 1                 |      | W <sub>6</sub> /IO <sub>6</sub> |             |             |             |             | ← Mask        |
| W <sub>7</sub> /IO <sub>7</sub> | 0         | _                | 0                 |      | W <sub>7</sub> /IO <sub>7</sub> |             |             |             |             | ← Mask        |
| W <sub>8</sub> /IO <sub>8</sub> | 1         | _                | 0                 |      | W <sub>8</sub> /IO <sub>8</sub> | 0           | 0           |             | 0           |               |
|                                 |           |                  |                   | -    |                                 |             |             | Mask        |             | -             |

Figure 8. Example for Block Write Operation



Figure 9. Example of Block Write Application

### Fast Page Mode Block Write Cycle

Fast page mode block write can be used to perform high speed clear and fill operaitons. The cycle is initiated by holding the DSF signal "low" at the falling edge of RAS and a fast page mode block write is performed during each subsequent CAS cycle with DSF held "high" at the falling edge of CAS.

If the DSF signal is "low" at the falling edge of  $\overline{\text{CAS}}$ , a normal fast page mode read/write operation will occur. Therefore, a combination of block write and read/write operations can be performed during a fast page mode block write cycle (refer to Figure 10).



Figure 10. Fast Page Mode Block Write Cycle

#### **SAM Port Operation**

The V52C8128 is provided with a 256 words by 8 bits serial access memory (SAM) which can be operated in the single register mode or in the split register mode.

#### Single Register Mode

When operating in the single register mode, high speed serial read or write operations can be performed through the SAM port independent of the RAM port operations, except during read/write/pseudo-write transfer cycles. The preceding transfer operation determines the direction of data flow through the SAM port. If the preceding transfer operation is a read transfer, the SAM port is in the output mode. If the preceding transfer operation is a

write or pseudo write transfer, the SAM port is in the input mode. The pseudo write transfer operation only switches the SAM port from output mode to input mode; data is not transferred from SAM to RAM.

Serial data can be read out of the SAM port after a read transfer (RAM  $\rightarrow$  SAM) has been performed. The data is shifted out of the SAM port starting at any of the 256 bits locations. The TAP location corresponds to the column address selected at the falling edge of  $\overline{\text{CAS}}$  during the read transfer cycle. The SAM registers are configured as circular data registers. The data is shifted out sequentially starting from the selected tap location to the most significant bit, and then wraps around to the least significant bit, as illustrated below.



## **MOSEL VITELIC**

Subsequent real-time read transfer may be performed on-the-fly as many times as desired, within the refresh constraints of the DRAM array. Simultaneous serial read operation can be performed with some timing restrictions. A pseudo write transfer cycle is performed to change the SAM port from output mode to input mode, in order to write data into the serial registers through the SAM

port. A write transfer cycle must be used subsequently to load the SAM data into the RAM row selected by the row address at the falling edge of RAS. The starting location in the SAM registers for the next serial write is selected by the column address at the falling edge of CAS. The truth table for single register mode SAM operation is shown in Table 4.

| SAM Port Operation | DT/OE at the falling edge of RAS | sc | SE | Function             | Preceded by a         |  |
|--------------------|----------------------------------|----|----|----------------------|-----------------------|--|
| Carial Output Made | н                                | 7  | L  | Enable Serial Read   | Read Transfer         |  |
| Serial Output Mode | П                                |    | Н  | Disable Serial Read  |                       |  |
| Ondal Invaded      | Н                                | 7  | L  | Enable Serial Write  | Write Transfer        |  |
| Serial Input Mode  |                                  |    | Н  | Disable Serial Write |                       |  |
|                    | Н                                | 工  | L  | Enable Serial Write  |                       |  |
| Serial Input Mode  |                                  |    | Н  | Disable Serial Write | Pseudo Write Transfer |  |

**Table 4. Truth Table for SAM Port Operation** 

# **Split Register Mode**

In split register mode, data can be shifted into or out of one half of the SAM while a split read or split write transfer is being performed on the other half of the SAM. A normal (non-split) read/write/pseudo write transfer operation must precede any split read/write transfer operation. The non-split read, write and pseudo write transfers will set the SAM port into output mode or input mode. The split read and write transfers will not change the SAM port mode set by the preceding normal transfer operation. RAM port operation may be performed independently except during split transfers. In the

split register mode, serial data can be shifted in or out of one of the split SAM registers starting from any of the 128 tap locations, excluding the last address of each split SAM. Data is shifted in or out sequentially starting from the selected tap location to the most significant bit (127 or 255) of the first split SAM. Then the SAM pointer moves to the tap location selected for the second split SAM, to shift data in or out sequentially starting from this tap location to the most significant bit (255 or 127), and finally wraps around to the least significant bit, as illustrated below.



#### Refresh

The SAM data registers are static flip-flop, therefore a refresh is not required.

#### **Data Transfer Operation**

The V52C8128 features two types of internal bidirectional data transfer capability between RAM and the SAM, as shown in Figure 11. During a normal transfer, 256 words by 8 bits of data can be

loaded from RAM to SAM (Read Transfer) or from SAM to RAM (Write Transfer). During a split transfer, 128 words by 8 bits of data can be loaded from the lower/upper half of the RAM into the lower/upper half of the SAM (Split Read Transfer) or from the lower/upper half of the SAM into the lower/upper half of the SAM into the lower/upper half of the RAM (Split Write Transfer). The normal transfer and split transfer modes are controlled by the DSF special function input signal.







b. Split Transfer

Figure 11. Transfer Operation

As shown in Table 5, the V52C8128 supports five types of transfer operations: Read transfer, Split Read transfer, Write transfer, Split Write transfer and Pseudo Write transfer. Data transfer operations between RAM and SAM are invoked by holding the DT/OE signal "low" at the falling edge of RAS. The type of data transfer operation is determined by the state of CAS, WB/WE, SE and DSF which are latched at the falling edge of RAS. During normal data transfer operations, the SAM port is switched from input to output mode (Read Transfer) or output to input mode (Write Transfer/Pseudo Write Transfer), whereas it remains unchanged during split transfer operations (Split Read or Write

Transfer). During a data transfer cycle, the row address  $A_0$ – $A_8$  selects one of the 512 rows of the memory array to or from which data will be transferred, and the column address  $A_0$ – $A_7$  selects one of the tap locations in the serial register. The selected tap location is the start position in the SAM port from which the first serial data will be read out during the subsequent serial read cycle or the start position in the SAM port into which the first serial data will be written during the subsequent serial write cycle. During split data transfer cycles, the most significant column address (A7C) is controlled internally to determine which half of the serial register will be accessed.

| At the f | alling edg | e of RAS |    |     |                       |                    |              |                |
|----------|------------|----------|----|-----|-----------------------|--------------------|--------------|----------------|
| CAS      | DT/OE      | WB/WE    | SE | DSF | Transfer Mode         | Transfer Direction | Transfer Bit | SAM Port Mode  |
| н        | L          | н        | •  | L   | Read Transfer         | RAM → SAM          | 256 x 8      | Input → Output |
| Н        | L          | L        | L  | L   | Write Transfer        | SAM → RAM          | 256 x 8      | Output → Input |
| Н        | L          | L        | Н  | L   | Pseudo Write Transfer | _                  | _            | Output → Input |
| н        | L          | Н        | •  | н   | Split Read Transfer   | RAM → SAM          | 128 x 8      | Not changed    |
| н        | L          | L        | •  | Н   | Split Write Transfer  | SAM → RAM          | 128 x 8      | Not changed    |

Note: • = "H" or "L"

Table 5. Transfer Modes

#### **Read Transfer Cycle**

A read transfer cycle consists of loading a selected row of data from the RAM array into the SAM register. A read transfer is invoked by holding CAS "high", DT/OE "low", WB/WE "high" and DSF "low" at the falling edge of RAS. The row address selected at the falling edge of RAS determines the RAM row to be transferred into the SAM. The transfer cycle is completed at the rising edge of DT/OE. When the transfer is completed, the SAM port is set into the output mode. In a read/real time read transfer cycle, the transfer of a new row of data is completed at the rising edge of DT/OE and this data becomes valid on the SIO lines after the

specified access time ( $t_{SCA}$ ) from the rising edge of the subsequent serial clock (SC) cycle. The start address of the serial pointer of the SAM is determined by the column address selected at the falling edge of  $\overline{CAS}$ .

Figure 12 shows the operation block diagram for the read transfer operation.

In a read transfer cycle (which is preceded by a write transfer cycle), the SC clock must be held at a constant  $V_{IL}$  or  $V_{IH}$ , after the SC high time has been satisfied. A rising edge of the SC clock must not occur until after the specified delay ( $t_{TSD}$ ) from the rising edge of  $\overline{DT/OE}$ , as shown in Figure 13.



Figure 12. Block Diagram for Read Transfer Operation



Figure 13. Read Transfer Timing

In a real time read transfer cycle (which is preceded by another read transfer cycle), the previous row data appears on the SIO lines until the  $\overline{\text{DT}/\text{OE}}$  signal goes "high" and the serial access time ( $t_{\text{SCA}}$ ) for the following serial clock is satisfied. This feature allows for the first bit of the new row of data to appear on the serial output as soon as the last bit of the previous row has been strobed without any timing loss. To make this continuous data flow possible, the rising edge of  $\overline{\text{DT}/\text{OE}}$  must be synchronized with  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$  and the subsequent rising edge of SC ( $t_{\text{RTH}}$ ,  $t_{\text{CTH}}$ , and  $t_{\text{TSL}}/t_{\text{TSD}}$  must be satisfied), as shown in Figure 14.

The timing restrictions  $t_{TSL}/t_{TSD}$  are 5ns min/15ns min. The split read transfer mode eliminates these timing restrictions.

## Write Transfer Cycle

A write transfer cycle consists of loading the contents of the SAM register into a selected row of the RAM array. If the SAM data to be transferred must first be loaded through the SAM port, a pseudo write transfer operation must precede the write transfer cycles. However, if the SAM port data to be transferred into the RAM was previously loaded into the SAM via a read transfer, the SAM to RAM transfer can be executed simply by performing a write transfer directly. A write transfer is invoked by holding CAS "high", DT/OE "low", WB/ WE "low", SE "low" and DSF "low" at the falling edge of RAS. This write transfer is selectively controlled per RAM I/O block by setting the mask data on the Wi/IOi lines at the falling edge of RAS (same as in the write-per-bit operation). Figures 15 and 16 show the timing diagram and block diagram for write transfer operations, respectively.



Figure 14. Real Time Read Transfer

V52C8128 Rev. 1.0 January 1995



Figure 15. Write Transfer Timing



Figure 16. Block Diagram for Write Transfer Operation

The row address selected at the falling edge of RAS determines the RAM row address into which the data will be transferred. The column address selected at the falling edge of CAS determines the start address of the serial pointer of the SAM. After the write transfer is completed, the SIO lines are set in the input mode so that serial data synchronized with the SC clock can be loaded.

When consecutive write transfer operations are performed, new data must not be written into the serial register until the  $\overline{RAS}$  cycle of the preceding write transfer is completed. Consequently, the SC clock must be held at a constant  $V_{IL}$  or  $V_{IH}$  during the  $\overline{RAS}$  cycle. A rising edge of the SC clock is only allowed after the specified delay ( $t_{SRD}$ ) from the rising edge of  $\overline{RAS}$ , at which time a new row of data can be written in the serial register.

#### **Pseudo Write Transfer Cycle**

A pseudo write transfer cycle must be performed before loading data into the serial register after a read transfer operation has been executed. The only purpose of a pseudo write transfer is to change the SAM port mode from output mode to input mode (a data transfer from SAM to RAM does not occur). After the serial register is loaded with new data, a write transfer cycle must be performed to transfer the data from SAM to RAM. A pseudo write transfer is invoked by holding CAS "high", DT/OE "low", WB/WE "low", SE "high" and DSF "low" at the falling edge of RAS. The timing conditions are the same as the one for the write transfer cycle except for the state of SE at the falling edge of RAS.

#### Split Data Transfer and QSF

The V52C8128 features a bidirectional split data transfer capability between the RAM and the SAM. During split data transfer operation, the serial register is split into two halves which can be controlled independently. Split read or split write transfer operations can be performed to or from one half of the serial register while serial data can be shifted into or out of the other half of the serial register, as shown in Figure 17. The most significant column address location (A7C) is controlled internally to determine which half of the serial register will be accessed. QSF is an output which indicates which half of the serial register is in an active state. QSF changes state when the last SC clock is applied to active split SAM, as shown in Figure 18.



| Active SAM | QSF Level |  |  |
|------------|-----------|--|--|
| lower SAM  | "Low"     |  |  |
| upper SAM  | "High"    |  |  |

Figure 17. Split Register Mode



Figure 18. QSF Output State During Split Register Mode

### **Split Read Transfer Cycle**

A split read transfer consists of loading 128 words by 8 bits of data from a selected row of the split RAM array into the corresponding non-active split SAM register.

Serial data can be shifted out of the other half of the split SAM register simultaneously. The block diagram and timing diagram for split read transfer mode are shown in Figures 19 and 20, respectively. During split read transfer operation, the RAM port V52C8128 Rev. 1.0 January 1995 input clocks do not have to be synchronized with the serial clock SC, thus eliminating timing restrictions as in the case of on-the-fly read transfers. A split read transfer can be performed after a delay of t<sub>STS</sub> from the change of state of the QSF output is satisfied.

A normal (non-split) read transfer operation must precede split read transfer cycles as shown in the example in Figure 21.



Figure 19. Block Diagram for Split Read Transfer



Figure 20. Timing Diagram for Split Read Transfer



Figure 21. Example of Consecutive Read Transfer Operations

#### Split Write Transfer Cycle

A split write transfer cycle consists of loading 128 words by 8 bits of data from the non-active split SAM register into a selected row of the corresponding split RAM array.

Serial data can be shifted into the other half of the split SAM register simultaneously. The block diagram and timing diagram for split write transfer mode are shown in Figures 22 and 23, respectively. During split write transfer operation, the RAM port input clocks do not have to be synchronized with the serial clock SC, thus allowing for real time transfer. A split write transfer can be performed after a delay of t<sub>STS</sub> from the change of state of the QSF output is satisfied.

A pseudo write transfer operation must precede split transfer cycles as shown in Figure 24. The purpose of the pseudo write transfer operation is to

switch the SAM port from output mode to input mode and to set the initial tap location prior to split write transfer operations.



Figure 22. Block Diagram for Split Write Transfer



Figure 23. Timing Diagram for Split Write Transfer



Figure 24. Example of Consecutive Write Transfer Operations

V52C8128 Rev. 1.0 January 1995



Figure 25. Example of Split SAM Register Operation Sequence

#### Split-Register Operation Sequence - Example

Split read/write transfers must be preceded by a normal (non-split) transfer, such as a read, write or pseudo write transfer. Figure 25 illustrates an example of split register operation sequence after device power-up and initialization. After power-up, a minimum of 8 RAS and 8 SC clock cycles must be performed to properly initialize the device. A read transfer is then performed and the column address latched at the falling edge of CAS sets the SAM tap pointer location, which up to that point was in an undefined location. Subsequently, the pointer

address is incremented by cycling the serial clock SC from the starting location to the last location in the register (address 255), and wraps around to the tap location set by the split read transfer performed for the lower SAM while the upper SAM is being accessed. The SAM address is incremented as long as SC is clocked. The following split read transfer sets a new tap location in the upper split SAM register (address 128 in this example), and the pointer is incremented from this location by cycling the SC clock.

The next operation is a pseudo write transfer which switches the SAM port from output mode to input mode in preparation for either write transfers or split write transfers. The column address latched at the falling edge of  $\overline{\text{CAS}}$  during the pseudo write transfer sets the serial register tap location. Serial data will be written into the SAM starting from this location.

# Transfer Operation Without CAS

During all transfer cycles, the CAS input clock must be cycled, so that the column addresses are latched at the falling edge of CAS, to set the SAM tap location. If CAS was maintained at a constant "high" level during a transfer cycle, the SAM pointer location would be undefined. Therefore, a transfer cycle with CAS held "high" is not allowed (refer to the illustration below).



# Tap Location Selection in Split Transfer Operation

a. In a split transfer operation, column addresses AOC through A6C must be latched at the falling edge of CAS in order to set the tap location in one of the split SAM registers. During a split transfer, column address A7C is controlled internally and therefore it is ignored internally at the falling edge of  $\overline{CAS}$ . During a split transfer, it is not allowed to set the last address location (A0C–A6C = 7F), in either the lower SAM or the upper SAM, as the tap location.



b. In the case of multiple split transfers performed into the same split SAM register, the tap location specified during the last split transfer, before QSF toggles, will prevail. In the example shown below, multiple split transfers are performed into the upper SAM (non-active) while the lower SAM (active) is being accessed at the time when QSF toggles, the first SC serial clock will start shifting serial data starting from the Tap N address location.



#### Split Read/Write Transfer Operation Allowable Period

Figure 26 illustrates the relationship between the serial clock SC and the special function output QSF during split read/write transfers and highlights the time periods where split transfers are allowed,

relative to SC and QSF. As indicated in Figure 26, a split read/write transfer is not allowed during the period of  $t_{\rm STH} + t_{\rm STS}$ .



Figure 26. Split Transfer Operation Allowable Periods

# Split Transfer Cycle After Normal Transfer Cycle

A split transfer may be performed following a normal transfer (Read/Write/Pseudo-Write transfer) provided that a minimum delay of 30ns from the rising edge of the first clock SC is satisfied (refer to the illustration shown below).



# Normal Read Transfer Cycle After Normal Read Transfer Cycle

Another read transfer may be performed following the read transfer provided that a minimum delay of 30 ns from the rising edge of the first clock

SC is satisfied (refer to the illustration shown below).



#### **Normal Transfer After Split Transfer**

A normal transfer (read/write/psuedo write) may be performed following split transfer operation provided that a 30ns minimum delay is satisfied after the QSF signal toggles.



#### Power-Up

Power must be applied to the RAS and DT/OE input signals to pull them "high" before or at the same time as the V<sub>DD</sub> supply is turned on. After power-up, a pause of 200 μseconds minimum is required with RAS and DT/OE held "high". After the pause, a minimum of 8 RAS and 8 SC dummy cycles must be performed to stabilize the internal circuitry, before valid read, write or transfer operations can begin. During the initialization period, the DT/OE signal must be held "high". If the internal refresh counter is used, a minimum 8 CAS-before-RAS initialization cycles are required instead of 8 RAS cycles.

## **Initial State After Power-Up**

When power is achieved with  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ ,  $\overline{\text{DT}/\text{OE}}$  and  $\overline{\text{WB}/\text{WE}}$  held "high", the internal state of the V52C8128 is automatically set as follows.

However, the initial state can not be guaranteed for various power-up conditions and input signal levels. Therefore, it is recommended that the initial state be set after the initialization of the device is performed (200 µs pause followed by a minimum of 8 RAS cycles and 8 SC cycles) and before valid operations begin.

|                | State after power-up |
|----------------|----------------------|
| SAM port       | Input Mode           |
| QSF            | High-Impedance       |
| Color Register | all "0"              |
| WM1 Register   | Write Enable         |
| TAP pointer    | Invalid              |